Online Library TheLib.net » The Verilog® Hardware Description Language
cover of the book The Verilog® Hardware Description Language

Ebook: The Verilog® Hardware Description Language

00
27.01.2024
3
0

The Verilog language is a hardware description language which provides a means of specifying a digital system at a wide range of levels of abstraction. The language supports the early conceptual stages of design with its behavioral level of abstraction, and the later implementation stages with its structural level of abstraction. The language provides hierarchical constructs, allowing the designer to control the complexity of a description. Verilog was originally designed in the winter of 1983/84 as a proprietary verification/simulation product. Since then, several other proprietary analysis tools have been developed around the language, including a fault simulator and a timing analyzer; the language being instrumental in providing consistency across these tools. Now, the language is openly available for any tool to read and write. This book introduces the language. It is sometimes difficult to separate the language from the simulator tool because the dynamic aspects of the language are defined by the way the simulator works. Where possible, we have stayed away from simulator-specific details and concentrated on design specification, but have included enough information to be able to have working executable models. The book takes a tutorial approach to presenting the language.








Content:
Front Matter....Pages i-xv
Verilog -- A Tutorial Introduction....Pages 1-24
Behavioral Modeling Constructs....Pages 25-50
Concurrent Process Statements....Pages 51-72
Logic Level Modeling....Pages 73-97
Defining Gate Level Primitives....Pages 99-111
Switch Level Modeling....Pages 113-134
Two Large Examples....Pages 135-168
Back Matter....Pages 169-223



Content:
Front Matter....Pages i-xv
Verilog -- A Tutorial Introduction....Pages 1-24
Behavioral Modeling Constructs....Pages 25-50
Concurrent Process Statements....Pages 51-72
Logic Level Modeling....Pages 73-97
Defining Gate Level Primitives....Pages 99-111
Switch Level Modeling....Pages 113-134
Two Large Examples....Pages 135-168
Back Matter....Pages 169-223
....
Download the book The Verilog® Hardware Description Language for free or read online
Read Download
Continue reading on any device:
QR code
Last viewed books
Related books
Comments (0)
reload, if the code cannot be seen