Online Library TheLib.net » A Systolic Array Optimizing Compiler
cover of the book A Systolic Array Optimizing Compiler

Ebook: A Systolic Array Optimizing Compiler

00
27.01.2024
0
0

This book is a revision of my Ph. D. thesis dissertation submitted to Carnegie Mellon University in 1987. It documents the research and results of the compiler technology developed for the Warp machine. Warp is a systolic array built out of custom, high-performance processors, each of which can execute up to 10 million floating-point operations per second (10 MFLOPS). Under the direction of H. T. Kung, the Warp machine matured from an academic, experimental prototype to a commercial product of General Electric. The Warp machine demonstrated that the scalable architecture of high-peiformance, programmable systolic arrays represents a practical, cost-effective solu­ tion to the present and future computation-intensive applications. The success of Warp led to the follow-on iWarp project, a joint project with Intel, to develop a single-chip 20 MFLOPS processor. The availability of the highly integrated iWarp processor will have a significant impact on parallel computing. One of the major challenges in the development of Warp was to build an optimizing compiler for the machine. First, the processors in the xx A Systolic Array Optimizing Compiler array cooperate at a fine granularity of parallelism, interaction between processors must be considered in the generation of code for individual processors. Second, the individual processors themselves derive their performance from a VLIW (Very Long Instruction Word) instruction set and a high degree of internal pipelining and parallelism. The compiler contains optimizations pertaining to the array level of parallelism, as well as optimizations for the individual VLIW processors.








Content:
Front Matter....Pages i-xxii
Introduction....Pages 1-10
Architecture of Warp....Pages 11-23
A Machine Abstraction....Pages 25-68
The W2 Language and Compiler....Pages 69-82
Software Pipelining....Pages 83-124
Hierarchical Reduction....Pages 125-145
Evaluation....Pages 147-185
Conclusions....Pages 187-191
Back Matter....Pages 193-201



Content:
Front Matter....Pages i-xxii
Introduction....Pages 1-10
Architecture of Warp....Pages 11-23
A Machine Abstraction....Pages 25-68
The W2 Language and Compiler....Pages 69-82
Software Pipelining....Pages 83-124
Hierarchical Reduction....Pages 125-145
Evaluation....Pages 147-185
Conclusions....Pages 187-191
Back Matter....Pages 193-201
....
Download the book A Systolic Array Optimizing Compiler for free or read online
Read Download
Continue reading on any device:
QR code
Last viewed books
Related books
Comments (0)
reload, if the code cannot be seen