Online Library TheLib.net » Low Power RF Circuit Design in Standard CMOS Technology

Low Power Consumption is one of the critical issues in the performance of small battery-powered handheld devices. Mobile terminals feature an ever increasing number of wireless communication alternatives including GPS, Bluetooth, GSM, 3G, WiFi or DVB-H. Considering that the total power available for each terminal is limited by the relatively slow increase in battery performance expected in the near future, the need for efficient circuits is now critical. This book presents the basic techniques available to design low power RF CMOS analogue circuits. It gives circuit designers a complete guide of alternatives to optimize power consumption and explains the application of these rules in the most common RF building blocks: LNA, mixers and PLLs. It is set out using practical examples and offers a unique perspective as it targets designers working within the standard CMOS process and all the limitations inherent in these technologies.




Low Power Consumption is one of the critical issues in the performance of small battery-powered handheld devices. Mobile terminals feature an ever increasing number of wireless communication alternatives including GPS, Bluetooth, GSM, 3G, WiFi or DVB-H. Considering that the total power available for each terminal is limited by the relatively slow increase in battery performance expected in the near future, the need for efficient circuits is now critical. This book presents the basic techniques available to design low power RF CMOS analogue circuits. It gives circuit designers a complete guide of alternatives to optimize power consumption and explains the application of these rules in the most common RF building blocks: LNA, mixers and PLLs. It is set out using practical examples and offers a unique perspective as it targets designers working within the standard CMOS process and all the limitations inherent in these technologies.


Low Power Consumption is one of the critical issues in the performance of small battery-powered handheld devices. Mobile terminals feature an ever increasing number of wireless communication alternatives including GPS, Bluetooth, GSM, 3G, WiFi or DVB-H. Considering that the total power available for each terminal is limited by the relatively slow increase in battery performance expected in the near future, the need for efficient circuits is now critical. This book presents the basic techniques available to design low power RF CMOS analogue circuits. It gives circuit designers a complete guide of alternatives to optimize power consumption and explains the application of these rules in the most common RF building blocks: LNA, mixers and PLLs. It is set out using practical examples and offers a unique perspective as it targets designers working within the standard CMOS process and all the limitations inherent in these technologies.
Content:
Front Matter....Pages -
Introduction....Pages 1-9
Power Considerations in Analog RF CMOS Circuits....Pages 11-24
Impact of Architecture Selection on RF Front-End Power Consumption....Pages 25-40
Technology Structural Alternatives in Standard CMOS Technologies for Low-Power Analog Design....Pages 41-60
Schematic Design Techniques for Power Saving in RF....Pages 61-85
RF Amplifier Design....Pages 87-127
Mixer Design....Pages 129-177
Phase Locked Loop (PLL) Design....Pages 179-236


Low Power Consumption is one of the critical issues in the performance of small battery-powered handheld devices. Mobile terminals feature an ever increasing number of wireless communication alternatives including GPS, Bluetooth, GSM, 3G, WiFi or DVB-H. Considering that the total power available for each terminal is limited by the relatively slow increase in battery performance expected in the near future, the need for efficient circuits is now critical. This book presents the basic techniques available to design low power RF CMOS analogue circuits. It gives circuit designers a complete guide of alternatives to optimize power consumption and explains the application of these rules in the most common RF building blocks: LNA, mixers and PLLs. It is set out using practical examples and offers a unique perspective as it targets designers working within the standard CMOS process and all the limitations inherent in these technologies.
Content:
Front Matter....Pages -
Introduction....Pages 1-9
Power Considerations in Analog RF CMOS Circuits....Pages 11-24
Impact of Architecture Selection on RF Front-End Power Consumption....Pages 25-40
Technology Structural Alternatives in Standard CMOS Technologies for Low-Power Analog Design....Pages 41-60
Schematic Design Techniques for Power Saving in RF....Pages 61-85
RF Amplifier Design....Pages 87-127
Mixer Design....Pages 129-177
Phase Locked Loop (PLL) Design....Pages 179-236
....
Download the book Low Power RF Circuit Design in Standard CMOS Technology for free or read online
Read Download
Continue reading on any device:
QR code
Last viewed books
Related books
Comments (0)
reload, if the code cannot be seen