Ebook: Designing Reliable and Efficient Networks on Chips
Author: Dr. Srinivasan Murali (auth.)
- Tags: Circuits and Systems, Processor Architectures
- Series: Lecture Notes in Electrical Engineering 34
- Year: 2009
- Publisher: Springer Netherlands
- Edition: 1
- Language: English
- pdf
Developing NoC based interconnect tailored to a particular application domain, satisfying the application performance constraints with minimum power-area overhead is a major challenge. With technology scaling, as the geometries of on-chip devices reach the physical limits of operation, another important design challenge for NoCs will be to provide dynamic (run-time) support against permanent and intermittent faults that can occur in the system. The purpose of Designing Reliable and Efficient Networks on Chips is to provide state-of-the-art methods to solve some of the most important and time-intensive problems encountered during NoC design.
Developing NoC based interconnect tailored to a particular application domain, satisfying the application performance constraints with minimum power-area overhead is a major challenge. With technology scaling, as the geometries of on-chip devices reach the physical limits of operation, another important design challenge for NoCs will be to provide dynamic (run-time) support against permanent and intermittent faults that can occur in the system. The purpose of Designing Reliable and Efficient Networks on Chips is to provide state-of-the-art methods to solve some of the most important and time-intensive problems encountered during NoC design.
Download the book Designing Reliable and Efficient Networks on Chips for free or read online
Continue reading on any device:
Last viewed books
Related books
{related-news}
Comments (0)